MSC8144E Reference Manual, Rev. 3
3-10
Freescale
Semiconductor
External Signals
RC10
TDM3TDAT
Input
Input/
Output
Reset Configuration Word Bit 10
Sampled during the assertion of PORESET to set part of the bits of the Reset
Configuration Word Registers.
TDM3 Serial Transmitter Data
The serial transmit data signal for TDM 3. As an output, it provides the DATA_D
signal for TDM 3. For configuration details, see Chapter 20, TDM Interface.
RC11
TDM3TSYN
Input
Input/
Output
Reset Configuration Word Bit 11
Sampled during the assertion of PORESET to set part of the bits of the Reset
Configuration Word Registers.
TDM3 Transmit frame Sync
Transmit frame sync for TDM 3. For configuration details, see Chapter 20, TDM
Interface.
RC12
UTP_RD8
Input
Input
Reset Configuration Word Bit 12
Sampled during the assertion of PORESET to set part of the bits of the Reset
Configuration Word Registers.
ATM UTOPIA Receive Data 8
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
RC13
UTP_RD9
Input
Input
Reset Configuration Word Bit 13
Sampled during the assertion of PORESET to set part of the bits of the Reset
Configuration Word Registers.
ATM UTOPIA Receive Data 9
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
RC14
UTP_TPRTY
Input
Output
Reset Configuration Word Bit 14
Sampled during the assertion of PORESET to set part of the bits of the Reset
Configuration Word Registers.
ATM UTOPIA Transmit Parity
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
RC15
UTP_TSOC
Input
Output
Reset Configuration Word Bit 15
Sampled during the assertion of PORESET to set part of the bits of the Reset
Configuration Word Registers.
ATM UTOPIA Transmit Start of Cell
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
RC16
TDM3RCLK
Input
Input/
Output
Reset Configuration Word Bit 16
Sampled during the assertion of PORESET to set part of the bits of the Reset
Configuration Word Registers.
TDM3 Receive Clock
The receive clock signal for TDM 3. As an output, this can be the DATA_C data
signal for TDM 3. For configuration details, see Chapter 20, TDM Interface.
Note:
RC[0–16] are valid only for driving a reduced external reset configuration word value. The signals are sampled
during the assertion of PORESET to set part of the bits of the Reset Configuration Word Registers. The required
signal levels must be maintained as long as HRESET is asserted. All other signal drivers connected to these inputs
must be tri-stated while HRESET is asserted.
Table 3-5. Reset and Configuration Signals (Continued)
Signal Name
Type
Signal Description
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...