Execution Units
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
26-43
26.4.3.5 AESU Status Register
AESU Status Register is a read-only register that reflects the state of six status outputs. Writing to
this location result in an address error being reflected in the AESU Interrupt Status Register.
26.4.3.6 AESU Interrupt Status Register
The Interrupt Status Register indicates which unmasked errors have occurred and have generated
error interrupts to the channel. Each bit in this register can only be set if the corresponding bit of
the AESU Interrupt Mask Register is zero (see Section 26.4.3.7, AESU Interrupt Mask Register,
on page 26-43).
If the AESU Interrupt Status Register is non-zero, the AESU halts and the AESU error interrupt
signal is asserted to the controller (see Section 26.2.4, Controller Interrupts). In addition, if the
AESU is being operated through channel-controlled access, then an interrupt signal is generated
to the channel to which this EU is assigned. The EU error then appears in the channel pointer
Status Register (see Section 26.5.5.2, Channel Pointer Status Registers (CPSR[1–4]), on page
26-92) and generates a channel error interrupt to the controller.
If the Interrupt Status Register is written from the core processor, 1s in the value written are
recorded in the Interrupt Status Register if the corresponding bit is unmasked in the Interrupt
Mask Register. All other bits are cleared. This register can also be cleared by setting the AESU
Reset Control Register [RI] bit.
26.4.3.7 AESU Interrupt Mask Register
The AESU Interrupt Mask Register controls the result of detected errors. For a given error (as
defined in Section 26.5.8.6, AESU Interrupt Status Register (AESUISR), on page 26-130), if the
corresponding bit in this register is set, then the error is ignored; no error interrupt occurs and the
Interrupt Status Register is not updated to reflect the error. If the corresponding bit is not set, then
upon detection of an error, the Interrupt Status Register is updated to reflect the error, causing
assertion of the error interrupt signal, and causing the module to halt processing.
26.4.3.8 AESU End_of_Message Register
The AESU End_of_Message register indicates whether an AES operation is completed. After the
final message block is written to the input FIFO, you must write to the End_of_Message register.
The value in the Data Size Register is used to determine how many bits of the final message
block (always 128) to process. Writing to this register causes the AESU to process the final block
of a message, allowing it to signal a done interrupt. A read of this register always return a zero
value.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...