Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
26-87
26.5.4.7 Controller Interrupt Clear Register (CICR)
The CICR provides a means of clearing the CISR. When a 1 is written to a bit in the CICR, the
corresponding bit in the CISR is cleared, clearing the interrupt output pin IRQ (assuming the
cleared bit in the CISR is the only interrupt source). If the input source to the CISR is a
steady-state signal that remains active, the appropriate CISR bit, and subsequently IRQ, is
reasserted shortly thereafter. The bit fields are described in Table 26-17.
Note:
When an ICR bit is written, it automatically clears itself one cycle later. It is not
necessary to write a 0 to a bit position to which a 1 is written.
Interrupts are registered and sent based upon the conditions that cause them. If the cause of an
interrupt is not removed, the interrupt returns a few cycles after it is cleared using the CICR.
CICR
Controller Interrupt Clear Register
Offset 0xC1018
Bits
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
Field
—
ITO
Subfield —
Type
R/W
Reset 0x0000
Bits
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
Field
—
DONE Overflow
CHN_4
CHN_3
CHN_2
CHN_1
Subfield CH4
CH3
CH2
CH1
Err
Dn
Err
Dn
Err
Dn
Err
Dn
Reset 0x0000
R/W
R/W
Bits 31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Field
—
KEU
—
PKEU
—
RNG
Subfield Err
Dn
Err
Dn
Err
Dn
Type
R/W
Reset 0x0000
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field
—
AFEU
—
MDEU
—
AESU
—
DEU
Subfield Err
Dn
Err
Dn
Err
Dn
Err
Dn
Type
R/W
Reset 0x0000
Table 26-17. CICR Bit Field Descriptions
Bits
Reset
Description
Settings
—
63–49
0
Reserved. Write to zero for future compatibility.
ITO
48
0
Internal Time Out
Used to clear the time-out error status bit.
0
No action.
1
Clear status bit.
—
47–44
0
Reserved. Write to zero for future compatibility.
DONE Overflow
CH4–CH1
43–40
0
DONE Overflow for Channels 4–1
Used to clear the DONE overflow error status bit for each
channel.
0
No action.
1
Clear status bit.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...