Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
26-109
If the Interrupt Status Register is written from the core processor, 1s in the value written are
recorded in the Interrupt Status Register if the corresponding bit is unmasked in the Interrupt
Mask Register. All other bits are cleared. This register can also be cleared by setting the RI bit of
the PKEU Reset Control Register. The definition of each bit in the PKEU Interrupt Status
Register is shown in Table 26-31.
Table 26-31. PKEUISR Field Descriptions
Name
Reset
Description
Settings
—
63–15
0
Reserved. Write to zero for future compatibility.
EVM
14
0
Even Modulus Error
When set, indicates that an even modulus was
supplied for a PK operation that requires an
odd modulus.
0
No even modulus error detected.
1
Even modulus error.
INV
13
0
Inversion Error
When set, indicates that the inversion routine
has a zero operand.
0
No inversion error detected.
1
Inversion error.
IE
12
0
Internal Error
An internal processing error was detected while
the PKEU was operating.
Note:
This bit is set any time an enabled
error condition occurs and can only be
cleared by setting the corresponding
bit in the Interrupt Mask Register or by
resetting the PKEU.
0
No internal error detected.
1
Internal error.
—
11
0
Reserved. Write to zero for future compatibility.
CE
10
0
Context Error
A PKEU key register, the Key Size Register, the
Data Size Register, or the Mode Register was
modified while the PKEU was operating.
0
No error detected.
1
Context error.
KSE
9
0
Key Size Error
A value outside the bounds 1–256 bytes was
written to the PKEU Key Size Register.
0
No error detected.
1
Key size error.
DSE
8
0
Data Size Error
A value outside the range 97–2048 bits was
written to the PKEU Data Size Register.
0
No error detected.
1
Data size error.
ME
7
0
Mode Error
An illegal value was detected in the Mode
Register.
Note:
Writing to reserved bits in the Mode
Register is the most likely source of
this error
0
No error detected.
1
Mode error.
AE
6
0
Address Error
An illegal read or write address was detected
within the PKEU address space.
0
No address error detected.
1
Address error detected.
—
5–0
0
Reserved. Write to zero for future compatibility.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...