MSC8144E Reference Manual, Rev. 3
26-116
Freescale
Semiconductor
Security Engine (SEC)
26.5.7.4 DEU Reset Control Register (DEURCR)
This register allows three levels reset for the DEU, as defined by the three self-clearing bits
described in Table 26-36.
DEURCR
DEU Reset Control Register
Offset 0xC2018
Bits
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
Field
—
Type
R/W
Reset 0x0000
Bits
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
Field
—
Type
R/W
Reset
0x0000
Bits 31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Field
—
Type
R/W
Reset 0x0000
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field
—
RI
MI
SR
Type
R/W
Reset 0x0000
Table 26-36. DEURCR Field Descriptions
Name
Reset
Description
Settings
—
63–3
0
Reserved. Write to zero for future compatibility.
RI
2
0
Reset Interrupt
Setting this bit causes DEU interrupts signalling done and error to reset. It
further resets the state of the DEU Interrupt Status Register.
0
No reset.
1
Reset interrupt logic.
MI
1
0
Module Initialization
Setting this bit perform like a software reset except that the Interrupt Mask
Register remains unchanged. The module initialization includes execution
of an initialization routine, completion of which is indicated by the RD bit in
the DEUSR (see Section 26.5.7.5, DEU Status Register (DEUSR), on
page 26-117).
0
No reset
1
Reset most of DEU.
SR
0
0
Software Reset
Setting this bit is functionally equivalent to a hardware reset (asserting the
HRESET
pin), but the reset is restricted to the DEU. All registers and
internal states are returned to the defined reset state. When SR is cleared,
the DEU enters a routine to perform proper initialization of the parameter
memories. The DEUSR[RD] indicates when the initialization routine is
complete (see Section 26.5.7.5, DEU Status Register (DEUSR), on page
26-117).
0
No reset
1
Full DEU reset.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...