MSC8144E Reference Manual, Rev. 3
26-130
Freescale
Semiconductor
Security Engine (SEC)
26.5.8.6 AESU Interrupt Status Register (AESUISR)
The Interrupt Status Register indicates which unmasked errors have occurred and have generated
error interrupts to the channel. Each bit in this register can only be set if the corresponding bit of
the AESU Interrupt Mask Register is zero (see Section 26.4.3.7, AESU Interrupt Mask Register,
on page 26-43). If the AESU Interrupt Status Register is non-zero, the AESU halts and the AESU
error interrupt signal is asserted to the controller (see Section 26.5.4.6, Controller Interrupt
Status Register (CISR), on page 26-84). In addition, if the AESU is being operated through
channel-controlled access, then an interrupt signal is generated to the channel to which this EU is
assigned. The EU error bit is set in the channel pointer Status Register (see Section 26.5.5.2,
Channel Pointer Status Registers (CPSR[1–4]), on page 26-92) and generates a channel error
EI
2
0
Error Interrupt
This status bit reflects the state of the error interrupt signal, as sampled by
the controller Interrupt Status Register (Section 26.5.4.6, Controller
Interrupt Status Register (CISR), on page 26-84).
0
AESU is not
signaling error
1
AESU is signaling
error
DI
1
0
Done Interrupt
This status bit reflects the state of the done interrupt signal as sampled by
the controller Interrupt Status Register (see Section 26.5.4.6, Controller
Interrupt Status Register (CISR), on page 26-84)
0
AESU is not
signalling done.
1
AESU is signalling
done.
RD
0
0
Reset Done
This status bit, when high, indicates that the AESU has completed its reset
sequence.
Note:
The reset value of RD is 0, but it typically switches to 1 by the time
a user checks the register, indicating the EU is ready for
operation.
0
Reset in progress.
1
Reset done.
AESUISR
AESU Interrupt Status Register
Offset 0xC4030
Bits
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
Field
—
Type
R
Reset 0x0000
Bits
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
Field
—
Type R
Reset
0x0000
Bits 31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Field
—
Type
R
Reset 0x0000
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field
—
ICE
—
IE
ERE
CE
KSE
DSE
ME
AE
OFE
IFE
—
IFO
OFU
—
Type
R
Reset 0x0000
Table 26-45. AESUSR Field Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...