MSC8144E Reference Manual, Rev. 3
26-150
Freescale
Semiconductor
Security Engine (SEC)
26.5.10 AFEU Registers
26.5.10.1 AFEU Mode Register (AFEUMR)
The AFEU Mode Register (AFEUMR) contains three bits used to program the AFEU. The Mode
Register is cleared when the AFEU is reset or reinitialized. Setting a reserved mode bit generates
a data error. If the Mode Register is modified during processing, a context error is generated.
Table 26-53 describes AFEU Mode Register fields.
AFEUMR
AFEU Mode Register
Offset 0xC8000
Bits
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
Field
—
Type
R/W
Reset 0x0000
Bits
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
Field
—
Type
R/W
Reset
0x0000
Bits 31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Field
—
Type
R/W
Reset 0x0000
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field
—
CS
DC
PP
Type
R/W
Reset 0x0000
Table 26-53. AFEUMR Field Descriptions
Name
Reset
Description
Settings
—
63–3
0
Reserved. Write to zero for future compatibility.
CS
2
0
Context Source
If set, causes the context to be moved from the
input FIFO into the S-box prior to starting
encryption/decryption. Otherwise, context should be
directly written to the Context Registers or context
should be generated automatically via key
permutation. The CS value is only checked if the PP
bit is set.
0
Context not from FIFO.
1
Context from input FIFO.
DC
1
0
Dump Context
If set, causes the context to be moved from the
S-box to the output FIFO following assertion of the
AFEU done interrupt.
0
Do not dump context.
1
After cipher, dump context.
PP
0
0
Prevent Permute
Normally, AFEU receives a key and uses that
information to randomize the S-box. If reusing a
context from a previous descriptor, set this bit to
prevent the AFEU from reperforming this
permutation step.
0
Perform S-Box permutation.
1
Do not permute.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...