MSC8144E Reference Manual, Rev. 3
26-156
Freescale
Semiconductor
Security Engine (SEC)
If the Interrupt Status Register is written from the core processor, 1s in the value written are
recorded in the Interrupt Status Register if the corresponding bit is unmasked in the Interrupt
Mask Register. All other bits are cleared. This register can also be cleared by setting the RI bit of
the AFEU Reset Control Register. The definition of each bit field in the AFEUISR is listed in
Table 26-56.
Table 26-56. AFEUISR Field Descriptions
Name
Reset
Description
Settings
—
63–13
0
Reserved. Write to zero for future compatibility.
IE
12
0
Internal Error
Indicates whether an internal processing error
was detected while the AFEU was performing
encryption.
0
No internal error detected.
1
Internal error.
ERE
11
0
Early Read Error
Indicates whether the AFEU context memory or
control was read while the AFEU was
performing encryption.
0
No early read error detected.
1
Early read error.
CE
10
0
Context Error
If set, indicates that AESU key register, the Key
Size Register, Data Size Register, Mode
Register, or IV register was modified while the
AESU was processing.
0
No context error detected.
1
Context error.
KSE
9
0
Key Size Error
IF set, indicates that a value outside the range
1–16 bytes written to the AFEU Key Size
Register.
0
No key size error detected.
1
Key size error.
DSE
8
0
Data Size Error
If set, indicates that a value not a multiple of 8
bits was written to the AFEU Data Size
Register.
0
No data size error detected.
1
Data size error.
ME
7
0
Mode Error
If set, indicates that an illegal value was
detected in the Mode Register, likely caused by
writing to a reserved bit in that register.
0
Valid data.
1
Reserved or invalid mode selected.
AE
6
0
Address Error
If set, an illegal read or write address was
detected within the AFEU address space.
0
No address error detected.
1
Address error detected.
OFE
5
0
Output FIFO Error
If set, the AFEU output FIFO was detected
non-empty upon write of AFEU Data Size
Register.
0
No output FIFO error detected.
1
Output FIFO non-empty error.
IFE
4
0
Input FIFO Error
If set, the AFUE input FIFO was detected
non-empty upon generation of a done interrupt.
0
No input FIFO error detected.
1
Input FIFO non-empty error.
—
3
0
Reserved. Write to zero for future compatibility.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...