MSC8144E Reference Manual, Rev. 3
4-12
Freescale
Semiconductor
Chip-Level Arbitration and Switching System (CLASS)
4.4.4
Debug and Profiling Events
The CLASS generates two event interrupts:
Watch point event (WPE)
Overflow event (OVE)
4.5
CLASS Reset
The CLASS implements 2 kinds of reset:
Synchronous hard reset.
Synchronous soft reset.
4.5.1
Soft Reset
This kind of reset has the following effects:
All the CLASS state machines return to their idle state.
All the CLASS operation FFs return to their idle state.
The CLASS configuration registers are reset as described in the table for each register in
Section 4.7, Programming Model.
4.5.2
Hard Reset
This reset brings all states machines to idle state and sets all CLASS registers to the reset values.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...