MSC8144E Reference Manual, Rev. 3
4-20
Freescale
Semiconductor
Chip-Level Arbitration and Switching System (CLASS)
4.7.4
CLASS Priority Auto Upgrade Control Registers (CnPACRx)
CnPACRx controls the priority auto-upgrade mechanism.
Note:
You can write to this register while there are open CLASS transactions.
Table 4-6 lists the CnPACRx bit field descriptions.
C0PACR[0–5]
CLASS Priority Auto Upgrade Control Registers Offset 0x880 + x*0x04
C1PACR[0–5]
C2PACR[0–3]
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
AUE
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 4-6. CnPACRx Bit Descriptions
Name
Reset
Description
Settings
—
31–1
0
Reserved. Write to 0 for future compatibility.
AUE
0
0
Auto-Upgrade Enable
Enables/disables the auto-upgrade
mechanism.
Note:
This bit can only be cleared by a
hardware reset.
0
Auto-upgrade mechanism disabled.
1
Auto-upgrade mechanism enabled.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...