Reset Operations
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
5-3
5.1.3 Power-On Reset Flow
Assertion of the external
PORESET
signal initiates the power-on reset flow.
PORESET
should be
asserted externally for at least 32 input clock cycles after stable external power is applied to the
MSC8144E device. When
PORESET
is deasserted, the MSC8144E starts the configuration
process. The MSC8144E asserts
HRESET
and
SRESET
throughout the power-on reset sequence,
including during configuration. Configuration time varies according to the configuration source
and
CLKIN
frequency. Initially, the reset configuration inputs are sampled to determine the
configuration source and the input clock division mode. Next, the MSC8144E starts loading the
reset configuration words. When the clock mode values in the reset configuration word low load,
the system PLL (PLL0) begins to lock. When the system PLL (PLL0) is locked, the clock unit
starts distributing clock signals in the device. When all clocks are locked and the reset
configuration words are loaded,
HRESET
is released.
SRESET
is released sixteen clocks later.
Note:
The
M3_RESET
signal should use the
PORESET
signal timing. External reset logic
should deassert
M3_RESET
and
PORESET
together. However, note that the
M3_RESET
signal must be pulled up to
V
CCMM3IO
(2.5 V).
Table 5-2. Reset Actions for Each Reset Source
Reset Source
Clocks and
PLLs
Reset Logic
Error Capture
Registers
Performance Monitor
CLASS (most registers,
see
details)
Reset
Configuration
Words
Loaded
Other
Internal
Logic
HRESET
Driven
SRESET
Driven
and Soft
Reset to
Cores
• Power-on
reset
Yes
Yes
Yes
Yes
Yes
Yes
• External
hard reset
• Software
watchdog
reset
• RapidIO
reset
• Software
hard reset
No
Yes
No
Yes
Yes
Yes
• External soft
reset
• JTAG reset
• Software soft
reset
No
No
No
Yes
No
Yes
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...