MSC8144E Reference Manual, Rev. 3
9-14
Freescale
Semiconductor
Memory Map
−
0xFEE02808
MIIGSK Enable Register 1
MIIGSK1_ENR
−
0xFEE0280C
MIIGSK SMII SYNC Direction Register 1
MIIGSK1_SMII_SYNCDIR
−
0xFEE02810
MIIGSK SMII Transmit Inter Frame Bits Register 1
MIIGSK1_TIFBR
−
0xFEE02814
MIIGSK SMII Receive Inter Frame Bits Register 1
MIIGSK1_RIFBR
−
0xFEE02818
MIIGSK SMII Expected Receive Inter Frame Bits Register 1 MIIGSK1_ERIFBR
−
0xFEE0281C
MIIGSK Interrupt Event Register 1
MIIGSK1_IEVENT
−
0xFEE02820
MIIGSK Interrupt Mask Register 1
MIIGSK1_IMASK
−
0xFEE02824–
0xFEE029FF
reserved
−
0xFEE02A00
MIIGSK Configuration Register 2
MIIGSK2_CFGR
−
0xFEE02A04–
0xFEE02A07
reserved
−
0xFEE02A08
MIIGSK Enable Register 2
MIIGSK2_ENR
−
0xFEE02A0C
MIIGSK SMII SYNC Direction Register 2
MIIGSK2_SMII_SYNCDIR
−
0xFEE02A10
MIIGSK SMII Transmit Inter Frame Bits Register 2
MIIGSK2_TIFBR
−
0xFEE02A14
MIIGSK SMII Receive Inter Frame Bits Register 2
MIIGSK2_RIFBR
−
0xFEE02A18
MIIGSK SMII Expected Receive Inter Frame Bits Register 2 MIIGSK2_ERIFBR
−
0xFEE02A1C
MIIGSK Interrupt Event Register 2
MIIGSK2_IEVENT
−
0xFEE02A20
MIIGSK Interrupt Mask Register 2
MIIGSK2_IMASK
−
0xFEE02A24–
0xFEE02DFF
reserved
−
0xFEE02E00
UPC General Configuration Register
UPGCR
−
0xFEE02E02–
0xFEE02E03
reserved
−
0xFEE02E04
UPC Last PHY Address
UPLPA
−
0xFEE02E06–
0xFEE02E07
reserved
−
0xFEE02E08
UPC HEC Register
UPHEC
−
0xFEE02E0C
UPC UCC Configuration Register
UPUC
−
0xFEE02E10
UPC Device 1 Configuration Register
UPDC1
−
0xFEE02E14–
0xFEE02E2F
reserved
−
0xFEE02E30
UPC Device 1 Transmit Rate Select High
UPDRS1H
−
0xFEE02E34
UPC Device 1 Transmit Rate Select Low
UPDRS1L
−
0xFEE02E38–
0xFEE02E4F
reserved
−
0xFEE02E50
UPC Device 1 Receive Port Priority Register
UPDRP1
−
0xFEE02E54–
0xFEE02E5F
reserved
−
0xFEE02E60
UPC Device 1 Event
UPDE1
−
0xFEE02E64–
0xFEE02E6F
reserved
−
0xFEE02E70
UPC Device 1 Internal Rate Configuration Register
UPRP1
Table 9-9. Consolidated Memory Map (Continued)
Address
Name/Status
Acronym
Reference
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...