Architecture
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
12-3
Figure 12-2 shows an example DDR SDRAM configuration with four logical banks.
Figure 12-2. Typical Dual Data Rate SDRAM Internal Organization
Figure 12-3 shows some typical signal connections.
Figure 12-3. Typical DDR SDRAM Interface Signals
Logical
Bank 0
Logical
Bank 1
Logical
Bank 2
Logical
Bank 3
Multiplex, Mask,
Read Data Latch
Data-Out Registers
Data-In Registers
Data Bus
ADDR
COMMAND:
DQM
BA1,BA0
CKE, MCK,
MCK
MCS
,
MRAS
,
MCAS
,
MWE
Control
SDRAM
A[12–0]
Write Enable
DQ[7–0]
DQS
64 M
×
1 Byte
CK
Command
Bus
512 Mbit
BA[1–0]
Data
Data
8
ADDR
MRAS
MCAS
MWE
MCS
DM
CKE
MCK
MCK
13
2
SUB
BANK ADDR
Strobe
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...