Memory Controller Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
12-31
DDR SDRAM Mode Control Register (DDR_SDRAM_MD_CNTL), page 12-47.
DDR SDRAM Interval Configuration Register (DDR_SDRAM_INTERVAL),
page 12-49.
DDR SDRAM Data Initialization Register (DDR_DATA_INIT), page 12-50.
DDR SDRAM Clock Control Configuration Register (DDR_SDRAM_CLK_CNTL),
page 12-50.
DDR Initialization Address Register (DDR_INIT_ADDRESS), page 12-51.
DDR Initialization Enable Register (DDR_INIT_EN), page 12-52.
DDR IP Block Revision 1 Register (DDR_IP_REV1), page 12-53.
DDR IP Block Revision 2 Register (DDR_IP_REV2), page 12-53.
Memory Data Path Error Injection Mask High Register (DDR_ERR_INJECT_HI),
page 12-54.
Memory Data Path Error Injection Mask Low Register (DDR_ERR_INJECT_LO),
page 12-55.
Memory Data Path Error Injection Mask ECC Register (DDR_ERR_INJECT),
page 12-55
Memory Data Path Read Capture High Register (CAPTURE_DATA_HI), page 12-56.
Memory Data Path Read Capture Low Register (CAPTURE_DATA_LO), page 12-57.
Memory Data Path Read Capture ECC Register (CAPTURE_ECC), page 12-57.
Memory Error Detect Register (ERR_DETECT), page 12-58.
Memory Error Disable Register (ERR_DISABLE), page 12-59.
Memory Error Interrupt Enable Register (ERR_INT_EN), page 12-60.
Memory Error Attributes Capture Register (CAPTURE_ATTRIBUTES), page 12-61.
Memory Error Address Capture Register (CAPTURE_ADDRESS), page 12-62.
Single-Bit ECC Memory Error Management Register (ERR_SBE), page 12-62.
DDR Status Register (DDR_STOP_STATUS), page 12-63.
DDR Power Control Register (DDR_PWR), page 12-64.
MDIC Output Enable Control Register (MDIC_OE_CONT), page 12-65.
DDR SDRAM Termination, OCD, and ODT Control Register
(TERM_OCD_ODT_CONT), page 12-66.
Clock Ratio Control Register (CLK_RATIO_CONT), page 12-67.
Note:
The DDR controller registers use a base address of: 0xFFF20000.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...