Memory Controller Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
12-33
12.7.2
Chip-Select x Configuration Register (CSx_CONFIG)
CSx_CONFIG registers enable the DDR chip selects and set the number of row and column bits
used for each chip select. These registers should be loaded with the correct number of row and
column bits for each SDRAM. Because the ROW_BITS_CS_x and COL_BITS_CS_x fields
establish address multiplexing, it is essential to set these values correctly.
CSx_CONFIG
Chip-Select x Configuration Register
CS0_CONFIG
Offset 0x0080
CS1_CONFIG
0x0084
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CS_x_
EN
—
AP_x_
EN
ODT_RD_CFG
—
ODT_WR_CFG
Type
R/W
R
R/W
R
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
BA_BITS_CS
_x
—
ROW_BITS_CS_x
—
COL_BITS_CS_x
Type
R/W
R
R/W
R
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 12-17. CSx_CONFIG Field Descriptions
Bit Reset
Description
Settings
CS_x_EN
31
0
Chip Select x Enable
Enables/disables chip select.
0
Chip select x is not active
1
Chip select x is active and assumes the
state set in CSx_BNDS.
—
30–24
0
Reserved. Write to zero for future compatibility.
AP_x_EN
23
0
Chip Select x Auto-Precharge Enable
Specifies when auto-precharged is enabled for this
specific chip select.
0 Chip select x is auto-precharged only if
global auto-precharge mode is enabled
(SICFG[BSTOPRE] = 0).
1 Chip select x always issues an
auto-precharge for read and write
transactions.
ODT_RD_
CFG
22–20
0
On-Die Termination (ODT) for Reads
Specifies when ODT is to be asserted for read
accesses. Note that
CAS
latency plus additive
latency must be at least 3 cycles for ODT_RD_CFG
to be enabled. ODT should be used only with DDR2
memories.
000
Never assert ODT for reads.
001
Assert ODT only during reads to
CSx.
010
Assert ODT only during reads to
other chip selects.
011
Reserved.
100
Assert ODT for all reads.
101–111 Reserved.
—
19
0
Reserved. Write to zero for future compatibility.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...