MSC8144E Reference Manual, Rev. 3
14-12
Freescale
Semiconductor
Direct Memory Access (DMA) Controller
Figure 14-9. Four-Dimensional Simple Buffer
Table 14-8 lists the configuration of a simple buffer designated as channel BD8. A 0x2000000
(0x80
×
0x100
×
0x10
×
0x40) byte block is read from address 0x1000. The first dimension is a
0x40 byte buffer. The offset between each 0x40 bytes transaction is 0xF3C0. The
two-dimensional buffers execute 0x100 times for each fourth dimension iteration. The offset
between each two-dimensional buffers is –0xF3FB0 (0x1090 – 0xF5040). The channel closes
when the transfer completes after 0x80 iterations of the three-dimensional buffer, and an interrupt
is generated. Burst transactions are used on the bus.
0x121000
Interrupt
0x103FF
0x10400
0x1040
0xF3C0
0xF5000
0x11B0
0x1090
0x8FB0
0x8F70
0x8CF7840
0x130400
0x216000
0x8C03800
0x8C12C00
0x8CF7800
0x1000
0xFCFB0
....
BD8
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...