MSC8144E Reference Manual, Rev. 3
15-16
Freescale
Semiconductor
PCI
The translation windows are disabled after reset, that is, after reset, the VCOP acknowledges, by
asserting
PCI_DEVSEL
, only externally initiated transactions toward the PIMMR window on the
PCI bus. Other transactions are not acknowledged until the inbound translation windows are
enabled.
Figure 15-7. Inbound PCI Memory Address Translation
15.1.8.6 PCI Outbound Address Translation
Transactions to the PCI Outbound Window (0xE0000000 to 0xE7FFFFFF in the local memory
space) are forwarded to the PCI Configuration Access Registers or to the PCI port.
If the address
matches the PCI Configuration Access Registers memory space (0xE7FFFFFF0 to 0xE7FFFFFF
in the local memory area), the transaction is forwarded to one of the PCI Configuration Access
Registers. Otherwise, if the address hits any of the outbound translation windows, the transaction
is forwarded to PCI port.
Note:
Do not attempt to access the PCI Outbound Window until the PCICCR[BMST] bit is
set. See Section 15.2.2.3, PCI Command Configuration Register (PCICCR), on page
15-23 for details about the BMST bit.
Outbound address translation is provided to allow the outbound transactions to access any
address over the PCI memory or I/O space. Translation window base addresses are defined in the
PCI outbound base address registers. See page 15-44 for details. Transactions to these address
ranges are issued on the PCI bus with a translated address. The translation addresses are defined
Internal Memory View
PCI Memory View
0
0
4G
4G
Peripheral memory
window
Local memory
PCI memory
System memory
Peripheral
memory
PCI memory
Inbound address
translation
PCI inbound
translation
address
PCI inbound
window size
PCI inbound
base
address
PCI inbound
window size
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...