Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
15-19
BIST Control Configuration Register (BISTCCR), see page 15-28
PIMMR Base Address Register Configuration Register (PIMMRBACR), see page 15-28
GPL Base Address Register 0 (GPLBAR0), see page 15-29
GPL Base Address Registers 1–2 (GPLBAR[1–2]), see page 15-29
GPL Extended Base Address Registers 1–2 (GPLEXTBAR[1–2]), see page 15-30
Subsystem Vendor ID Configuration Register (SVIDCR), see page 15-31
Subsystem Device ID Configuration Register (SDIDCR), see page 15-31
Capabilities Pointer Configuration Register (CAPPTRCR), see page 15-32
Interrupt Line Configuration Register (INTLINCR), see page 15-32
Interrupt Pin Configuration Register (INTPINCR), see page 15-32
MIN GNT Configuration Register (MINGNTCR), see page 15-33
MAX LAT Configuration Register (MAXLATCR), see page 15-33
PCI Function Configuration Register (PCIFCR), see page 15-33
Note:
In addition, some PCI features are controlled by the C2GPRs (see Chapter 4,
Chip-Level Arbitration and Switching System (CLASS).
The PCI memory-mapped registers are used to manage error functions, general control and
status, and address translation control for the inbound and outbound paths. They can be accessed
by PCI initiators via the VCOP to the internal memory interface via the PIMMR inbound
window. The PCI memory-mapped registers include:
PCI Error Status Register (PCI_ESR), see page 15-34
PCI Error Capture Disable Register (PCI_ECDR), see page 15-35
PCI Error Enable Register (PCI_EER), see page 15-36
PCI Error Attributes Capture Register (PCI_EATCR), see page 15-37
PCI Error Address Capture Register (PCI_EACR), see page 15-39
PCI Error Extended Address Capture Register (PCI_EEACR), see page 15-39
PCI Error Low Data Capture Register (PCI_ELDCR), see page 15-40
PCI Inbound Translation Address Registers 0–2 (PITAR[0–2]), see page 15-40
PCI Inbound Base Address Registers 0–2 (PIBAR[0–2]), see page 15-41
PCI Inbound Extended Base Address Registers 1–2 (PIEBAR[1–2]), see page 15-41
PCI inbound window attributes registers 0–2 (PIWAR[0–2]), see page 15-42
PCI Outbound Translation Address Registers 0–5 (POTAR[0–5]), see page 15-43
PCI Outbound Base Address Registers 0–5 (POBAR[0–5]), see page 15-44
PCI Outbound Comparison Mask Registers 0–5 (POCMR[0–5]), see page 15-44
Discard Timer Control Register (DTCR), see page 15-46
Note:
The PCI memory-mapped registers use a base address of: 0xFFF7A000.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...