MSC8144E Reference Manual, Rev. 3
16-42
Freescale
Semiconductor
Serial RapidIO
®
Controller
Table 16-16. Hardware Errors For Message Response Transactions
Error
Interrupt
Status Bit Set
OCN Error
Response
Comments
Priority
Not checked for error.
TransportType
Receive reserved TT.
Yes if LTLEECSR[TSE]
is set.
LTLEDCSR[TSE]
No
RapidIO
packet is
dropped and
ignored.
Received TT that is not enabled.
Error is valid when passthrough is disabled and
accept_all is disabled or when accept_all is
enabled.
Yes if LTLEECSR[TSE]
is set.
LTLEDCSR[TSE]
No
RapidIO
packet is
dropped and
ignored.
DestID
(All non-maintenance)
DestID does not match this port DeviceID if
Alternate DeviceID is disabled or DestId does not
match either Alternate DeviceID or DeviceId if
Alternate DeviceID is enabled. Error valid when
(passthrough | accept_all) is false.
Yes if LTLEECSR[ITTE]
is set.
LTLEDCSR[ITTE]
No
RapidIO
packet is
dropped and
ignored.
SourceID
Not Checked for error.
Status
Not checked for error.
Other
Received message response with SOCAR[M]
disabled.
Yes if LTLEECSR[UR] is
set.
LTLEDCSR[UR]
No
RapidIO
packet is
dropped and
ignored.
The Logical/Transport Layer Address Capture Command and Status Register uses the incoming RapidIO packet for a small
transport packet as follows:
• LTLACCSR[XA] gets packet bits 78–79.
• LTLACCSR[A] gets packet bits 48–76.
• LTLTLTLDIDCCSR[DIDMSB] gets 0s.
• LTLDIDCCSR[DID] gets packet bits 16–23.
• LTLDIDCCSR[SIDMSB] gets 0s.
• LTLDIDCCSR[SID] gets bits 24–31.
• LTLCCCSR[FT] gets packet bits 12–15.
• LTLCCCSR[TT] gets packet bits 32–35.
• LTLCCCSR[MI] gets 0s.
The Logical/Transport Layer Address Capture Command and Status Register uses the incoming RapidIO packet for a large
transport packet as follows:
• LTLACCSR[XA] gets packet bits 94–95.
• LTLACCSR[A] gets packet bits 64–92.
• LTLTLTLDIDCCSR[DIDMSB] gets packet bits 16–23.
• LTLDIDCCSR[DID] gets packet bits 24–31.
• LTLDIDCCSR[SIDMSB] gets packet bits 32–39.
• LTLDIDCCSR[SID] gets packet bits 40–47.
• LTLCCCSR[FT] gets packet bits 12–15.
• LTLCCCSR[TT] gets packet bits 48–51.
• LTLCCCSR[MI] gets packet bits 56–63.
For all entries except the first, the capture registers are loaded from the response RapidIO packet.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...