MSC8144E Reference Manual, Rev. 3
16-152
Freescale
Semiconductor
Serial RapidIO
®
Controller
16.6.45
Port 0 Logical Outbound Packet Time-to-Live Configuration
Register (P0LOPTTLCR)
The port 0 logical outbound packet time-to-live configuration register (P0LOPTTLCR) contains
the time-to-live count for all ports on a device. This packet time-to-live counter starts when a
packet is ready to be transmitted. If the packet is not successfully transmitted before the timer
expires, the packet is discarded. Successfully transmitted means that a packet accept was received
for the packet on the RIO interface. If the packet requires a response, an internal error response
will be returned after the response time-out occurs (PRTOCCSR). The packet time-to-live
counter prevents the local processor from being stalled when packets cannot be successfully
transmitted (acknowledged with an accept by the link partner at the physical level). The value of
this register should always be larger than the link time-out value (PLTOCCSR). The reset value
is the maximum time-out interval and represents between 3 and 5 seconds. When the packet
time-to-live counter expires, P0PCR[OBDEN] is automatically set. P0PCR[OBDEN] must be
cleared by software.
P0LOPTTLCR
Port 0 Logical Outbound Packet Time-to-Live
Offset 0x10124
Configuration Register
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TV
TYPE
R/W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TV
—
TYPE
R/W
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 16-87. P0LOPTTLCR Field Descriptions
Bit
Reset
Description
TV
31–8
0
Time-out Value
Setting to all zeros disables the time-to-live time-out timer. This value is loaded each time the
time-to-live time-out timer starts.
—
7–0
0
Reserved. Write to zero for future compatibility.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...