MSC8144E Reference Manual, Rev. 3
17-24
Freescale
Semiconductor
RapidIO Interface Dedicated DMA Controller
EOSI
1
0
End-of-Segment Interrupt
In chaining mode, after finishing a data transfer, if
MR[EOLSIE] is set or if CLNDAR[EOSIE} is set, then this bit
is set and an interrupt is generated.
In direct mode, if MR[EOSIE] is set, then this bit is set and an
interrupt is generated.
Note:
Write a 1 to this bit to clear it.
0
No end-of-segment interrupt.
1
End-of-segment interrupt.
EOLSI
0
0
End-of-List Interrupt
After transferring the last block of data in the last list
descriptor, if MR[EOLSIE] is set, then this bit is set and an
interrupt is generated.
Note:
Write a 1 to this bit to clear it.
0
No end-of-list interrupt.
1
End-of-list interrupt.
Table 17-8. SR Field Descriptions (Continued)
Bits
Rese
t
Description
Setting
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...