Architecture
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
2-5
Eight address registers (R[0–7])
Eight alternative address registers (R[8–15]) or eight base address registers (B[0–7])
Two stack pointers (NSP, ESP), only one of which is active at a time (SP)
Four offset registers (N[0–3])
Four modifier registers (M[0–3])
A Modifier Control Register (MCTL)
Two Address Arithmetic Units (AAU)
One Bit Mask Unit (BMU)
Figure 2-2 shows a block diagram of the AGU.
Figure 2-2. AGU Block Diagram
Program Counter (PC) Address
R0
R1
R2
R3
R4
R5
R6
R7
N0
N1
N2
N3
NSP, ESP
MCTL
B0/R8
B1/R9
B2/R1
B3/R1
B4/R1
B5/R1
B6/R1
B7/R1
Bit
Mask
Unit
(BMU)
Memory Data Bus 1 (Xa_DATA)
Memory Data Bus 2 (Xb_DATA)
Address
Arithmetic
Unit (AAU)
M0
M1
M2
M3
Xa_ADDR
Xb_ADDR
XP_ADDR
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...