MSC8144E Reference Manual, Rev. 3
26-122
Freescale
Semiconductor
Security Engine (SEC)
26.5.7.8 DEU End_of_Message Register (DEUEOMR)
Writing the end-of-message register is a handshake mechanism signalling that no more data will
be written to the input FIFO. DESA signals a done interrupt once the input FIFO is detected
empty any time following the write to End-Of-Message. After the final message block is written
to the input FIFO, the End_of_Message Register must be written. The value in the Data Size
Register is used to determine how many bits of the final message block (always 64) will be
processed. Note that the end_of_ register has no data size, and during the write operation, the
core processor data bus is not read. Hence, any data value is accepted. Normally, a write
operation with a zero data value is performed. Reading from this register is not meaningful, but a
zero value is always returned and no error is generated. Writing to this register is merely a trigger
causing the DEU to process the final block of a message, allowing it to signal done interrupt.
26.5.7.9 DEU IV Register (DEUIVR)
For CBC mode, the initialization vector is written to and read from the DEU IV register. The
value of this register changes as a result of the encryption process and reflects the context of
DEU. Reading this memory location while the module is processing data generates an error
interrupt.
Note:
The DEUIVR is located at offset 0xC2100.
DEUEOMR
DEU End_of_ Message Register
Offset 0xC2050
Bits
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
Field
—
Type
W
Reset 0x0000
Bits
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
Field
—
Type
W
Reset 0x0000
Bits 31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Field
—
Type
W
Reset 0x0000
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field
—
Type
W
Reset 0x0000
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...