MSC8144E Reference Manual, Rev. 3
26-144
Freescale
Semiconductor
Security Engine (SEC)
26.5.9.7 MDEU Interrupt Mask Register (MDEUIMR)
The MDEU Interrupt Mask Register controls the result of detected errors. For a given error (as
defined in Section 26.4.4.6, MDEU Interrupt Status Register, on page 26-51), if the
corresponding bit in this register is set, then the error is disabled; no error interrupt occurs and the
ME
7
0
Mode Error
If set, indicates one of the following conditions:
• A reserved bit in the MDEUMR is set.
• The ALG field of the MDEUMR contains an
illegal value.
0
No error detected.
1
Mode error.
AE
6
0
Address Error
If set, an illegal read or write address was
detected within the MDEU address space.
0
No address error detected.
1
Address error detected.
—
5–3
0
Reserved. Write to zero for future compatibility.
IFO
2
0
Input FIFO Overflow
If set, the MDEU input FIFO was pushed while
full.
Note:
When operated through
channel-controlled access, the SEC
implements flow control, and FIFO
size is not a limit to data input. When
operated through core processor-
controlled access, the MDEU cannot
accept FIFO inputs larger than 256
bytes without overflowing.
0
No input FIFO overflow error detected.
1
Input FIFO overflow error.
—
1–0
0
Reserved. Write to zero for future compatibility.
MDEUIMR
MDEU Interrupt Mask Register
Offset 0xCA038
Bits
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
Field
—
Type
R
Reset 0x0000
Bits
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
Field
—
Type
R
Reset 0x0000
Bits 31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Field
—
Type
R
Reset 0x0000
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field
—
ICE
—
IE
ERE
CE
KSE
DSE
ME
AE
—
IFO
—
Type
R
Reset 0x1000
Table 26-51. MDEUISR Field Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...