MSC8144E Reference Manual, Rev. 3
4-44
Freescale
Semiconductor
Chip-Level Arbitration and Switching System (CLASS)
4.7.24
CLASS General Purpose Register (CnGPR)
The C2GPR
is used to select the PCI read command type and to control the pipeline in the PCI
subsystem.
The register is reset by a hard reset only. Table 4-27 lists the C2GPR bit field
descriptions.
C2GPR
CLASS2 General Purpose Register
Offset 0xF80
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
Type
R/W
Reset
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
PMDRD PRCS
PPE
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 4-27. CnGPR Bit Descriptions
Name
Reset
Description
Settings
—
31–3
0x3FC00000
Reserved. Always write the reset value to these bits for future compatibility.
PMDRD
2
0
PCI Master Delayed Read Disable
Selects the method of outbound read transactions.
When delayed reads are enabled, the PCI controller
issues new read transactions only after the previous
read is completed on the bus. If set together with
the PPE bit, the PCI controller can cascade read
transactions to a single stream. The bit can only be
set when the PCI controller is working in
initiator-only mode.
0
PCI delayed read enabled.
1
PCI delayed read disabled.
PRCS
1
0
PCI Read Command Select
Selects the PCI read command used for 32-byte
PCI outbound read transactions.
0
PCI read line is used.
1
PCI read multiple is used.
PPE
0
0
PCI Pipeline Enable
Controls the PCI subsystem internal pipeline. PPE
can be enabled to improve bus utilization in cases in
which the PCI functions as an initiator only (inbound
windows disabled and PCICCR[MEM] = 0).
0
PCI subsystem internal
pipeline disabled.
1
PCI subsystem internal
pipeline enabled.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...