MSC8144E Reference Manual, Rev. 3
5-6
Freescale
Semiconductor
Reset
5.1.5 HRESET Flow
The
HRESET
flow may be initiated externally by asserting
HRESET
or internally when the
MSC8144E detects a reason to assert
HRESET
. In both cases, the device continues asserting
HRESET
and
SRESET
throughout the
HRESET
flow. The hard reset sequence time varies according
to the configuration source and
CLKIN
frequency. The reset configuration source, the reset
configuration words, and the input clock division mode are not affected by hard reset so the
MSC8144E immediately configures the device. After the configuration sequence completes, the
MSC8144E releases both
HRESET
and
SRESET
signals and exits the
HRESET
flow. Use an external
pull-up resistor to deassert the signals. After deassertion is detected, the device waits for a
16-cycle period before testing the presence of an external (hard/soft) reset. Figure 5-3 shows a
timing diagram of the hard reset flow.
Note:
Because the MSC8144E does not sample the reset configuration signals during a hard
reset flow, changing the levels of these signals from the values samples during a
HRESET
sequence has no effect.
5.1.6 SRESET Flow
The
SRESET
flow is initiated externally by asserting
SRESET
or internally when the MSC8144E
detects a cause to assert
SRESET
. In both cases, the MSC8144E asserts
SRESET
for 512
CLKIN
clock cycles, after which the MSC8144E releases
SRESET
and exits the
SRESET
state. An external
pull-up resistor should be used to deassert
SRESET
; after deassertion is detected, the device waits
for a 16-cycle period before testing for the presence of an external (hard/soft) reset. When
SRESET
is asserted, internal hardware is reset, but the hard reset configuration does not change.
Figure 5-3. Hard Reset Flow
CLKIN
PORESET
TRST
SRESET
HRESET
Reset Configuration
(input)
(input or output)
(output)
(input)
input signals
Device is
ready
stable clock
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...