MSC8144E Reference Manual, Rev. 3
12-44
Freescale
Semiconductor
DDR SDRAM Memory Controller
12.7.8
DDR SDRAM Control Configuration Register 2
(DDR_SDRAM_CFG_2)
HSE
3
0
Half-Strength Drive Enable
Specifies whether the I/O drivers are configured to full
strength or half strength. This bit applies only when
automatic driver compensation is disabled and the
software override for the driver strength is not used in
the Global Utilities Register.
0
I/O drivers are configured to
full-strength.
1
IO drivers are configured to
half-strength.
—
2
0
Reserved. Write to zero for future compatibility.
MHALT
1
0
DDR Memory Controller Halt
When this bit is set, the memory controller does not
accept any new transactions until the bit is cleared.
This bit can be used when initialization is bypassed
and the MODE REGISTER SET and EXTENDED
MODE REGISTER SET commands are forced
through software. This bit should be used carefully.
Using this MHALT option can create congestion on
the system interconnection and can cause hangs of
the cores and other initiator.
0
DDR controller accepts new
transactions.
1
DDR controller finishes any
remaining transactions and
then halts until software clears
this bit.
BI
0
0
Bypass Initialization
Specifies the conditions for initialization. When this bit
is set, software is responsible for initializing memory
through the SMCFG2 register. If software is
initializing memory, the MHALT bit can be set to
prevent the DDR controller from issuing transactions
during the initialization sequence.
For details on avoiding ECC errors in this mode, see
the discussion of the DDR SDRAM Initialization
Address Register on page 12-51.
0
DDR controller cycles through
the initialization routine based
on the value of SDRAM_Type.
1
Initialization routine is
bypassed.
DDR_SDRAM_CFG_2 DDR SDRAM Control Configuration Register 2
Offset 0x0114
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FRC_
SR
—
DLL_
RST_
DIS
—
DQS_CFG
—
ODT_CFG
—
Type
R/W
R
R/W
R
R/W
R
R/W
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
NUM_PR
—
D_INIT
—
Type
R/W
R
R/W
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 12-22. DDR_SDRAM_CFG Field Descriptions (Continued)
Bits
Reset Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...