MSC8144E Reference Manual, Rev. 3
16-96
Freescale
Semiconductor
Serial RapidIO
®
Controller
16.5.3
Port-Write Controller Interrupts
The error/port-write interrupt is used by the port-write controller. This interrupt is used to notify
the processor that some type of error event has occurred in a RapidIO port, message controller,
doorbell controller or port-write controller. There are many events that can generate this
interrupt. For example, the error management extensions use this interrupt to notify that error
events have occurred. In the port-write controller the following event can generate this interrupt.
Queue Full. This interrupt event is enabled (IPWMR[QFIE]) and a port-write is received
and written to memory. The event causing this interrupt is indicated by IPWSR[QFI]. The
interrupt is held until the queue is not full and the IPWSR[QFI] bit is cleared by writing a
value of 1 to it.
Transaction Error. An internal error response is received and this interrupt event is
enabled (IPWMR[EIE]).
16.5.4
Discarding Port-Writes
While the queue full bit is set or a port-write is being written to memory but has not completed,
all received port-writes are discarded. When a port-write is discarded for one of these reasons, the
controller sets the port write discarded bit (IPWSR[PWD]). Note that the port-write busy bit
(IPWSR[PWB]) indicates that a port-write is being written to memory but has not completed.
16.5.5
Transaction Errors
When an internal error occurs while the port-write controller is writing data to local memory, the
controller takes the following actions:
1.
Sets the transaction error bit (IPWSR[TE]) and enters the error state.
2.
Generates the Serial RapidIO error/write-port interrupt if IPWMR[EIE] is set.
16.5.6
Software Error Handling
When an error occurs and the Serial RapidIO error/write-port interrupt is generated, software
takes the following actions:
1.
Determines the cause of the interrupt and processes the error.
2.
Polls IPWSR[PWB] to verify that the port-write controller has stopped operation.
3.
Disables the port-write controller by clearing IPWMR[PWE].
4.
Clears the error by writing a 1 to the corresponding status bit (IPWSR[TE]).
5.
Disables, reinitializes, and reenables the port-write unit before another maintenance
port-write can be received.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...