External Bus Interface (EBI)
Freescale Semiconductor
30-33
PXR40 Microcontroller Reference Manual, Rev. 1
Figure 30-23. Burst 32-bit Read Cycle, Zero Wait States
Figure 30-24. Burst 32-bit Read Cycle, One Initial Wait State
30.4.2.5.1
TBDIP Effect on Burst Transfer
Some memories require different timing on the D_BDIP signal than the default to run burst cycles. Using
the default value of TBDIP=0 in the appropriate EBI Base Register results in D_BDIP being asserted
(SCY+1) cycles after the address transfer phase, and being held asserted throughout the cycle regardless
of the wait states between beats (BSCY).
shows an example of the TBDIP=0 timing for a
4-beat burst with BSCY=1.
Expects more data
D_ADD_DAT is valid
D_CLKOUT
D_ADD[9:30]
D_BDIP
D_TA
D_RD_WR
D_TS
D_OE
CS[n]
D_ADD[29:31] = ‘000’
D_ADD_DAT[0:31]
Wait state
D_CLKOUT
D_ADD[9:30]
D_BDIP
D_TA
D_RD_WR
D_TS
D_OE
CS[n]
Expects more data
D_ADD[29:31] = ‘000’
D_ADD_DAT[0:31]
D_ADD_DAT is valid
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...