Nexus Development Interface (NDI)
Freescale Semiconductor
31-39
PXR40 Microcontroller Reference Manual, Rev. 1
Ownership trace information is messaged out in the following format:
Figure 31-14. Ownership Trace Message Format
31.12.2 OTM Error Messages
An error message occurs when a new message cannot be queued due to the message queue being full. The
FIFO discards incoming messages until the queue the queue is completely empty. After it empties, an error
message is queued. The error encoding indicate the message types denied service to the queue while the
FIFO was emptying.
If an OTM message only attempts to enter the queue while the queue is emptying, the error message
incorporates the OTM error encoding (00000) only. If OTM and either BTM or DTM messages attempt to
enter the queue, the error message incorporates the OTM and (program or data) trace error encoding
(00111). If a watchpoint also attempts to enter the queue while the FIFO is emptying, then the error
message incorporates error encoding (01000).
NOTE
The OVC bits within the DC1 register can be set to delay the CPU to
alleviate (but not eliminate) potential overrun situations.
Error information is messaged out in the following format (see
Figure 31-15. Error Message Format
31.12.3
OTM Flow
Ownership trace messages are generated when the operating system writes to the e200z7 process ID
register or the memory mapped ownership trace register.
The following flow describes the OTM process:
1. The process ID register is a system control register. It is internal to the e200z7 processor and can
be accessed by using PPC instructions
mtspr
and
mfspr
. The contents of this register are replicated
on the pins of the processor and connected to Nexus.
2. OTR/process ID register reads do not cause ownership trace messages to be transmitted by the
NZ7C3 module.
PROCESS
msb
lsb
1
2
SRC
TCODE (000010)
3
6 bits
4 bits
32 bits
Fixed length = 42 bits
ECODE (00000 / 00111 / 01000)
msb
lsb
1
2
SRC
TCODE (001000)
3
6 bits
4 bits
5 bits
Fixed length = 15 bits
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...