Nexus Development Interface (NDI)
Freescale Semiconductor
31-51
PXR40 Microcontroller Reference Manual, Rev. 1
NOTE
The OVC bits within the DC1 register can be set to delay the CPU to
alleviate (but not eliminate) potential overrun situations.
Error information is messaged out in the following format:
Figure 31-32. Error Message Format
31.14.6.2.4
Data Trace Synchronization Messages
A data trace write/read with sync. message is messaged via the auxiliary port (provided data trace is
enabled) for the following conditions (see
•
Initial data trace message after exit from system reset or whenever data trace is enabled
•
Upon exiting debug mode
•
After occurrence of queue overrun (can be caused by any trace message), provided data trace is
enabled
•
After the periodic data trace counter has expired indicating 255
without-sync
data trace messages
have occurred since the last
with-sync
message occurred
•
Upon assertion of the event in (EVTI) pin, the first data trace message is a synchronization message
if the EIC bits of the DC1 register have enabled this feature
•
Upon data trace write/read after the previous DTM message was lost due to an attempted access to
a secure memory location
•
Upon data trace write/read after the previous DTM message was lost due to a collision entering the
FIFO between the DTM message and any of the following: watchpoint message, ownership trace
message, or branch trace message
Data trace synchronization messages provide the full address (without leading zeros) and insure that
development tools fully synchronize with data trace regularly. Synchronization messages provide a
reference address for subsequent data messages, in which only the unique portion of the data trace address
is transmitted. The format for data trace write/read with sync. messages is as follows:
Figure 31-33. Data Write/Read with Sync. Message Format
Exception conditions that result in data trace synchronization are summarized in
.
DATA
msb
lsb
2
3
4
U-ADDR
DSZ
SRC
5
4 bits
1
TCODE (000110)
3 bits
1–32 bits
1–64 bits
6 bits
Max length = 109 bits; Min length = 15 bits
DATA
msb
lsb
2
3
4
F-ADDR
DSZ
SRC
5
4 bits
1
TCODE (001101 or 001110)
3 bits
–32 bits
–64 bits
6 bits
Max length = 109 bits; Min length = 15 bits
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...