Core (e200z7) Overview
PXR40 Microcontroller Reference Manual, Rev. 1
13-38
Freescale Semiconductor
13.9.16 Debug Interrupt (IVOR15)
There are multiple sources that can signal a Debug exception. A Debug interrupt occurs when no higher
priority exception exists, a Debug exception exists in the Debug Status Register, and Debug interrupts are
enabled (both DBCR0
IDM
=1 (internal debug mode) and MSR
DE
=1).
MSR
UCLE 0
SPE
0
WE
0
CE
—
EE
0
PR
0
FP
0
ME
—
FE0
0
DE
—
FE1
0
IS
0
DS
0
PMM 0
RI
—
ESR
[MIF] All other bits cleared.
MCSR
Unchanged
DEAR
Unchanged
Vector
IVPR
0:15
|| IVOR14
16:27
|| 4b0000
Table 13-29. Instruction TLB Error Interrupt—Register Settings (continued)
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...