Enhanced Queued Analog-to-Digital Converter (EQADC)
Freescale Semiconductor
27-93
PXR40 Microcontroller Reference Manual, Rev. 1
Figure 27-60. RFIFO Diagram
The detailed behavior of the Pop Next Data Pointer and Receive Next Data Pointer is described in the
example shown in
where an RFIFO with 16 entries is shown for clarity of explanation, the
actual hardware implementation has only four entries. In this example, RFIFOx with 16 entries is shown
in sequence after popping or receiving entries.
Data Entry 2
Data Entry 1
--------------------
--------------------
POP Next
Data Pointer *
Receive Next
Data Pointer *
RFIFO
Pop Register
Data from
RFIFO Counter
Control Logic
DMA Done
Interrupt/DMA Request
on-chip
ADCs or from
Control
Signals
* All RFIFO entries are memory mapped and the entries addressed by
these pointers can have their absolute addresses calculated using
POPNXTPTR and RFCTR.
parallel
side interface
Read from
slave-bus interface
by CPU or DMA
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...