Enhanced Time Processing Unit (eTPU2)
29-2
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
Instructions executed by the eTPU are connected directly to the eTPU timing hardware and allow
parallelism of hardware related actions.
29.1.1
Overview
shows a top-level eTPU A/B Module block diagram. It displays a dual eTPU Engine
configuration. The eTPU C Module contains a single eTPU Engine configuration.
Figure 29-1. eTPU A/B Module Block Diagram
eTPU Engine
is responsible for processing input pin transitions and output pin waveform generation
based on the
Time Bases
. Each eTPU Engine has its own microprocessor and dedicated hardware for
processing signals on I/O pins and can also interface with external time bases through the STAC bus.
Both eTPU Engine CPUs, hereafter called
microengines
, fetch microinstructions from a
Shared Code
Memory - SCM
.
PINS
eTPU Engine B
eTPU Engine A
SHARED
P.RAM
SHARED CODE MEMORY
SHARED
BIU
REGISTERS
REGISTERS
SCM
PINS
HOST CPU
Debug If
Debug If
STAC
signals
STAC
signals
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...