Enhanced Time Processing Unit (eTPU2)
Freescale Semiconductor
29-75
PXR40 Microcontroller Reference Manual, Rev. 1
•
ETPUMCR bit SCMMISEN=1.
Note that MISC can run regardless of SCM implementation type (RAM or ROM).
If SCMMISEN=0 or VIS=1, the MISC logic stays at its initial state, with address counter pointing to the
last SCM position and accumulator reset.
29.3.7
Performance Monitoring Features
29.3.7.1
Idle Counter
The Idle Counter Register ETPUIDLER (see
Section 29.2.7.2, ETPUIDLER - eTPU Idle Register
continuously counts microcycles in which the microengine is not busy with channel service. It can be used
to measure the microengine utilization by rating the count measured during a period of time to the number
of microcycles contained in the period. The Idle counter does not count microcycles when the engine is
stopped, or is in TST or halt states.
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...