Nexus Development Interface (NDI)
31-30
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
Table 31-17. Terms and Definitions
Term
Description
IEEE-ISTO 5001
Consortium and standard for real-time embedded system design. World wide
Web documentation at http://www.ieee-isto.org/Nexus5001
Auxiliary Port
Refers to Nexus auxiliary port. Used as auxiliary port to the IEEE 1149.1 JTAG
interface.
Branch Trace Messaging (BTM)
Visibility of addresses for taken branches and exceptions, and the number of
sequential instructions executed between each taken branch.
Client
A functional block on an embedded processor which requires development
visibility and controllability. Examples are a central processing unit (CPU) or an
intelligent peripheral.
Data Read Message (DRM)
External visibility of data reads to memory-mapped resources.
Data Write Message (DWM)
External visibility of data writes to memory-mapped resources.
Data Trace Messaging (DTM)
External visibility of how data flows through the embedded system. This can
include DRM and/or DWM.
JTAG Compliant
Device complying to IEEE 1149.1 JTAG standard
JTAG IR & DR Sequence
JTAG instruction register (IR) scan to load an opcode value for selecting a
development register. The JTAG IR corresponds to the OnCE command
register (OCMD). The selected development register is then accessed via a
JTAG data register (DR) scan.
Nexus1
The e200z7 (OnCE) debug module. This module integrated with each e200z7
processor provides all static (core halted) debug functionality. This module is
compliant with Class1 of the IEEE-ISTO 5001 standard.
Ownership Trace Message (OTM)
Visibility of process/function that is currently executing.
Public Messages
Messages on the auxiliary pins for accomplishing common visibility and
controllability requirements
Standard
The phrase ‘according to the standard’ is used to indicate according to the
IEEE-ISTO 5001 standard.
Transfer Code (TCODE)
Message header that identifies the number and/or size of packets to be
transferred, and how to interpret each of the packets.
Watchpoint
A data or instruction breakpoint which does not cause the processor to halt.
Instead, a pin is used to signal that the condition occurred. A watchpoint
message is also generated.
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...