Frequency Modulated Phase-Locked Loop (FMPLL)
6-12
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
6.3.2.4
FMPLL Synthesizer FM Control Register (SYNFMCR)
The synthesizer FM control register (SYNFMCR) contains bits for enabling and configuring PLL
frequency modulation.
.
.
.
.
.
.
11_1100
Invalid
11_1101
Divide-by-62
11_1110
Invalid
11_1111
Divide-by-64
Offset: FMPLL_BAS 0x0020
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
FMD
AC_E
N
FMDAC_CTL
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 6-6. FMPLL Synthesizer FM Control Register (SYNFMCR)
Table 6-9. ESYNFMCR Bit Field Descriptions
Field
Description
0
Reserved
1
FMDAC_EN
Frequency Modulation Register Enable. When this bit is set, the FMDAC_CTL field is enabled and the FM
depth can be controlled directly by the value in FMDAC_CTL. The ESYNCR2[EDEPTH] field must also be
set to a non-zero value to enable FM.
0 FMDAC_CTL disabled.
1 FMDAC_CTL enabled. DAC is controlled by the value in FMDAC_CTL.
2–10
Reserved
Table 6-8. Output Divide Ratios
ERFD
Output Divide Ratio (ERFD+1)
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...