System Integration Unit (SIU)
Freescale Semiconductor
7-17
PXR40 Microcontroller Reference Manual, Rev. 1
The following table describes the fields in the DMA interrupt request enable register:
7.3.1.6
DMA/Interrupt Request Select Register (SIU_DIRSR)
The SIU_DIRSR selects between a DMA or interrupt request for events on the IRQ[0]–IRQ[3] inputs. If
the IRQ flag bits are set in the external IRQ status register (SIU_EISR) and the DMA/interrupt request
enable register (SIU_DIRER), then the select bit in the DMA interrupt request select register
(SIU_DIRSR) determines whether a DMA or interrupt request is asserted.
Address: SI 0x0018
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
NMI
SEL8
0
0
0
0
0
0
0
NMI
SEL0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R EIRE
15
EIRE
14
EIRE
13
EIRE
12
EIRE
11
EIRE
10
EIRE
9
EIRE
8
EIRE
7
EIRE
6
EIRE
5
EIRE
4
EIRE
3
EIRE
2
EIRE
1
EIRE
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 7-6. DMA/Interrupt Request Enable Register (SIU_DIRER)
Table 7-12. SIU_DIRER Bit Field Descriptions
Field
Description
0
NMISEL8
Non Maskable Interrupt / Critical Interrupt Selection (NMI comes from external pin). SIU generates two
specific sources of interrupt to the core, one of them is defined as critical interrupt and the other is defined as
non maskable interrupt (NMI). The NMISEL bit selects which signal receives the IRQ from the pin.
0 NMI is enabled (IVOR1 core exception)
1 Critical interrupt is enabled (IVOR0 core exception)
Note: NMISEL8 is a write once bit.
1–7
Reserved
8
NMISEL0
Non Maskable Interrupt / Critical Interrupt Selection (NMI comes from watchdog timer, SWT). SIU generates
two specific sources of interrupt to the core, one of them is defined as critical interrupt and the other is defined
as non maskable interrupt (NMI).
0 NMI is enabled (IVOR1 core exception)
1 Critical interrupt is enabled (IVOR0 core exception)
Note: NMISEL0 is a write once bit.
9–15
Reserved
16–31
EIREn
External interrupt request enable n. Enables the assertion of the interrupt request from the SIU to the interrupt
controller when an edge-triggered event occurs on the IRQ[n] pin.
0 External interrupt request is disabled.
1 External interrupt request is enabled.
Note: EIRE[0:3] can optionally enable DMA requests instead of IRQs.
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...