System Integration Unit (SIU)
7-74
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
Figure 7-28. Parallel GPIO Pin Data Output Register (SIU_PGPDO0 - SIU_PGPDO15)
7.3.1.31
Parallel GPIO Pin Data Input Register (SIU_PGPDI0 - SIU_PGPDI15)
The GPDI
x
registers are read-only registers that allow reading of the input state of an external GPIO pin.
These registers access the same GPIO pins accessed by SIU_GPDI0 - SIU_GPDI511 bit registers. The
SIU_GPDI registers should map directly to these registers. See
Section 7.3.1.30, Parallel GPIO Pin Data
Output Register (SIU_PGPDO0 - SIU_PGPDO15)
, for a lookup table and examples.
The GPIO read/write should decode logical addresses to the same physical address of the normal GPIO.
This way both the GPDI and corresponding PGPDI register should be updated on a pin state change when
the IBE is asserted in the corresponding PCR.
Figure 7-29. Parallel GPIO Pin Data Input Register (SIU_PGPDI0 - SIU_PGPDI15)
SI 0xC00 - SI 0xC3C (16)
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
PGPDO
0
PGPDO
1
PGPDO
2
PGPDO
3
PGPDO
4
PGPDO
5
PGPDO
6
PGPDO
7
PGPDO
8
PGPDO
9
PGPDO
10
PGPDO
11
PGPDO
12
PGPDO
13
PGPDO
14
PGPDO
15
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
PGPDO
16
PGPDO
17
PGPDO
18
PGPDO
19
PGPDO
20
PGPDO
21
PGPDO
22
PGPDO
23
PGPDO
24
PGPDO
25
PGPDO
26
PGPDO
27
PGPDO
28
PGPDO
29
PGPDO
30
PGPDO
31
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 7-49. SIU_PGPDO0 - SIU_PGPDO15 Field Descriptions
Field
Description
0–31
PGPDOx
Pin Data Out. Stores the data to be driven out on the external GPIO pin controlled by this register.
0 Logic low value is driven on the data out signal for the corresponding GPIO pin when the pin is configured
as an output.
1 Logic high value is driven on the data out signal for the corresponding GPIO pin when the pin is
configured as an output.
SI 0xC40 - SI 0xC7C (16)
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
PGPDI
0
PGPDI
1
PGPDI
2
PGPDI
3
PGPDI
4
PGPDI
5
PGPDI
6
PGPDI
7
PGPDI
8
PGPDI
9
PGPDI
10
PGPDI
11
PGPDI
12
PGPDI
13
PGPDI
14
PGPDI
15
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
PGPDI
16
PGPDI
17
PGPDI
18
PGPDI
19
PGPDI
20
PGPDI
21
PGPDI
22
PGPDI
23
PGPDI
24
PGPDI
25
PGPDI
26
PGPDI
27
PGPDI
28
PGPDI
29
PGPDI
30
PGPDI
31
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...