System Integration Unit (SIU)
Freescale Semiconductor
7-81
PXR40 Microcontroller Reference Manual, Rev. 1
Figure 7-35. SIU_DSPIAH/L Select Register for DSPI_A (SIU_DSPIAHLA)
7.3.1.33.3
Serialized Output Signal Selection Registers for DSPI_B
The following three registers are used by DSPI_B to select the sources of the serialized output when
running in DSI or CSI configuration.
Each register bit enables a path from the eTPU_A channel, eMIOS channel and data register bit
SIU_DSPIBH/SIU_DSPIBL to the equivalent bit position in the DSPI_B serialized output frame. The user
must ensure that bit selections from each of these registers do not overlap. Multiple sources are logically
ORed, which provides the potential for combining outputs from multiple timer channels and data registers
to produce more complex bit behavior.
Figure 7-36. eTPU_A Select Register for DSPI_B (SIU_ETPUAB)
SI 0xD48
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
DSPI
AH
0
DSPI
AH
1
DSPI
AH
2
DSPI
AH
3
DSPI
AH
4
DSPI
AH
5
DSPI
AH
6
DSPI
AH
7
DSPI
AH
8
DSPI
AH
9
DSPI
AH
10
DSPI
AH
11
DSPI
AH
12
DSPI
AH
13
DSPI
AH
14
DSPI
AH
15
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
DSPI
AL
16
DSPI
AL
17
DSPI
AL
18
DSPI
AL
19
DSPI
AL
20
DSPI
AL
21
DSPI
AL
22
DSPI
AL
23
DSPI
AL
24
DSPI
AL
25
DSPI
AL
26
DSPI
AL
27
DSPI
AL
28
DSPI
AL
29
DSPI
AL
30
DSPI
AL
31
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 7-56. SIU_DSPIAHLA Field Descriptions
Field
Description
0–31
DSPIAH/Lx
DSPI_A Data Register bit
0 The corresponding serial GPO A output (from the SIU_DSPIAH/L register) is disabled
1 The corresponding serial GPO A output (from the SIU_DSPIAH/L register) is enabled
SI 0xD50
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
ETPUA
23
ETPUA
22
ETPUA
21
ETPUA
20
ETPUA
19
ETPUA
18
ETPUA
17
ETPUA
16
ETPUA
29
ETPUA
28
ETPUA
27
ETPUA
26
ETPUA
25
ETPUA
24
ETPUA
31
ETPUA
30
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
ETPUA
12
ETPUA
13
ETPUA
14
ETPUA
15
ETPUA
0
ETPUA
1
ETPUA
2
ETPUA
3
ETPUA
4
ETPUA
5
ETPUA
6
ETPUA
7
ETPUA
8
ETPUA
9
ETPUA
10
ETPUA
11
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 7-57. SIU_ETPUAB Field Descriptions
Field
Description
0–31
ETPUAx
ETPUA channel select
0 This bit in the DSPI_B serialized output frame will not use the respective ETPUA channel
1 This bit in the DSPI_B serialized output frame will use the respective ETPUA channel
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...