System Integration Unit (SIU)
7-82
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
Figure 7-37. eMIOS Select Register for DSPI_B (SIU_EMIOSB)
Figure 7-38. SIU_DSPIBH/L Select Register for DSPI_B (SIU_DSPIBHLB)
7.3.1.33.4
Serialized Output Signal Selection Registers for DSPI_C
The following three registers are used by DSPI_C to select the sources of the serialized output when
running in DSI or CSI configuration.
Each register bit enables a path from the eTPU_A channel, eMIOS channel and data register bit
SIU_DSPICH/SIU_DSPICL to the equivalent bit position in the DSPI_C serialized output frame. The user
must ensure that bit selections from each of these registers do not overlap. Multiple sources are logically
ORed, which provides the potential for combining outputs from multiple timer channels and data registers
to produce more complex bit behavior.
SI 0xD54
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
EMIOS
11
EMIOS
10
EMIOS
9
EMIOS
8
EMIOS
6
EMIOS
5
EMIOS
4
EMIOS
3
EMIOS
2
EMIOS
1
EMIOS
0
EMIOS
23
EMIOS
15
EMIOS
14
EMIOS
13
EMIOS
12
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
EMIOS
23
EMIOS
15
EMIOS
14
EMIOS
13
EMIOS
12
EMIOS
11
EMIOS
10
EMIOS
9
EMIOS
8
EMIOS
6
EMIOS
5
EMIOS
4
EMIOS
3
EMIOS
2
EMIOS
1
EMIOS
0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 7-58. SIU_EMIOSB Field Descriptions
Field
Description
0–31
EMIOSx
EMIOS channel select
0 This bit in the DSPI_B serialized output frame will not use the respective EMIOS channel
1 This bit in the DSPI_B serialized output frame will use the respective EMIOS channel
SI 0xD58
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
DSPI
BH
0
DSPI
BH
1
DSPI
BH
2
DSPI
BH
3
DSPI
BH
4
DSPI
BH
5
DSPI
BH
6
DSPI
BH
7
DSPI
BH
8
DSPI
BH
9
DSPI
BH
10
DSPI
BH
11
DSPI
BH
12
DSPI
BH
13
DSPI
BH
14
DSPI
BH
15
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
DSPI
BL
16
DSPI
BL
17
DSPI
BL
18
DSPI
BL
19
DSPI
BL
20
DSPI
BL
21
DSPI
BL
22
DSPI
BL
23
DSPI
BL
24
DSPI
BL
25
DSPI
BL
26
DSPI
BL
27
DSPI
BL
28
DSPI
BL
29
DSPI
BL
30
DSPI
BL
31
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 7-59. SIU_DSPIBHLB Field Descriptions
Field
Description
0–31
DSPIBH/Lx
DSPI_B Data Register bit
0 The corresponding serial GPO B output (from the SIU_DSPIBH/L register) is disabled
1 The corresponding serial GPO B output (from the SIU_DSPIBH/L register) is enabled
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...