System Integration Unit (SIU)
7-84
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
Figure 7-41. SIU_DSPICH/L Select Register for DSPI_C (SIU_DSPICHLC)
Figure 7-42. eTPU_B Select Register for DSPI_C (SIU_ETPUBC)
7.3.1.34
Serialized Output Signal Selection Registers for DSPI_D
The following registers are used by DSPI_D to select the sources of the serialized output when running in
DSI or CSI configuration.
The register bit enables a path from the eTPU_B channel or eMIOS channel to the equivalent bit position
in the DSPI_D serialized output frame. The user must ensure that bit selections from each of these registers
do not overlap. Multiple sources are logically ORed, which provides the potential for combining outputs
from multiple timer channels and data registers to produce more complex bit behavior.
SI 0xD68
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
DSPI
CH
0
DSPI
CH
1
DSPI
CH
2
DSPI
CH
3
DSPI
CH
4
DSPI
CH
5
DSPI
CH
6
DSPI
CH
7
DSPI
CH
8
DSPI
CH
9
DSPI
CH
10
DSPI
CH
11
DSPI
CH
12
DSPI
CH
13
DSPI
CH
14
DSPI
CH
15
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
DSPI
CL
16
DSPI
CL
17
DSPI
CL
18
DSPI
CL
19
DSPI
CL
20
DSPI
CL
21
DSPI
CL
22
DSPI
CL
23
DSPI
CL
24
DSPI
CL
25
DSPI
CL
26
DSPI
CL
27
DSPI
CL
28
DSPI
CL
29
DSPI
CL
30
DSPI
CL
31
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 7-62. SIU_DSPICHLC Field Descriptions
Field
Description
0–31
DSPICH/Lx
DSPI_C Data Register bit
0 The corresponding serial GPO C output (from the SIU_DSPICH/L register) is disabled
1 The corresponding serial GPO C output (from the SIU_DSPICH/L register) is enabled
SI 0xD6C
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
ETPUB
12
ETPUB
13
ETPUB
14
ETPUB
15
ETPUB
0
ETPUB
1
ETPUB
2
ETPUB
3
ETPUB
4
ETPUB
5
ETPUB
6
ETPUB
7
ETPUB
8
ETPUB
9
ETPUB
10
ETPUB
11
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
ETPUB
23
ETPUB
22
ETPUB
21
ETPUB
20
ETPUB
19
ETPUB
18
ETPUB
17
ETPUB
16
ETPUB
29
ETPUB
28
ETPUB
27
ETPUB
26
ETPUB
25
ETPUB
24
ETPUB
31
ETPUB
30
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 7-63. SIU_ETPUAC Field Descriptions
Field
Description
0–31
ETPUAx
ETPUA channel select
0 This bit in the DSPI_C serialized output frame will not use the respective ETPUA channel
1 This bit in the DSPI_C serialized output frame will use the respective ETPUA channel
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...