Peripheral Bridge (PBRIDGE)
15-14
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
15.4.2.1
Read Cycles
Read accesses are possible with the PBRIDGE when the requested access size is 32-bits or smaller, and is
not misaligned across a 32-bit boundary. 64-bit data reads (not instruction) are not supported.
15.4.2.2
Write Cycles
Write accesses are possible with the PBRIDGE when the requested access size is 32-bits or smaller.
Misaligned writes that cross a 32-bit boundary are not supported. 64-bit data writes (not instruction) are
not supported.
15.4.2.3
Buffered Write Cycles
Single clock write responses to the system bus are possible with the PBRIDGE when the requested write
access is bufferable. If the requested access does not violate the permissions check, and if both master and
peripheral are enabled for buffering writes, the PBRIDGE internally buffers the write cycle. The write
cycle is terminated early with zero system bus wait states. The access proceeds normally on the slave
interface, but error responses are ignored.
All accesses are initiated and completed in order on the slave interface, regardless of buffering. If the
buffer is full, a following write cycle stalls until it can either be buffered (if bufferable) or can be initiated.
If the buffer has valid entries, a following read cycle stalls until the buffer is emptied and the read cycle
can be completed.
15.4.3
General Operation
Slave peripherals are modules that contain readable/writable control and status registers. The system bus
master reads and writes these registers through the PBRIDGE. The PBRIDGE generates module enables,
the module address, transfer attributes, byte enables, and write data as inputs to the slave peripherals. The
PBRIDGE captures read data from the slave interface and drives it on the system bus.
Separate interface ports are provided for on-platform and off-platform peripherals. The distinction
between on-platform and off-platform is made to allow platform-based designs incorporating the
PBRIDGE to separate the interface ports to allow for ease of timing closure. In addition, module selects
and control register storage for on-platform peripherals are allocated at synthesis time, allowing only
needed resources to be implemented. Off-platform module selects and control register storage do not have
the same degree of configurability.
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...