Memory Protection Unit (MPU)
Freescale Semiconductor
16-13
PXR40 Microcontroller Reference Manual, Rev. 1
16.2.2.5
MPU Region Descriptor Alternate Access Control n (MPU_RGDAACn)
Section 16.2.2.4.3, MPU Region Descriptor n, Word 2 (MPU_RGDn.Word2)
that because system software may adjust the access controls within a region descriptor
(MPU_RGD
n
.Word2) only as different tasks execute, an alternate programming view of this 32-bit entity
is desired. If only the access controls are being updated, this operation should be performed by writing to
MPU_RGDAAC
n
(alternate access control
n
) as stores to these locations do not affect the descriptor’s
valid bit.
The memory address therefore provides an alternate location for updating MPU_RGD
n
.Word2.
Because the MPU_RGDAAC
n
register is another memory mapping for MPU_RGD
n
.Word2, the field
are identical to those presented in
.
Address: MP 0x800 + (4*n) (MPU_RGDAACn)
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
M6RE M6WE M5RE M5WE M4RE M4WE
0
0
0
0
0
0
0
0
W
Reset
(n=0)
0
0
0
0
0
0
0
0
0
1
1
0
0
0
0
1
Reset
(n>0)
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
M0PE
M0SM
M0UM
W
r
w
x
Reset
(n=0)
1
0
0
0
0
1
1
0
0
0
0
0
0
0
0
0
Reset
(n>0)
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 16-9. MPU RGD Alternate Access Control n (MPU_RGDAACn)
Table 16-10. MPU_RGDAAC Bit Field Descriptions
Field
Description
Note: For future code compatibility, do not change the value of reserved bits from their reset value
0–1
Reserved
2
4
6
MnRE
Bus Master ID n Read Enable. If set, this flag allows bus master ID n to perform read operations. If cleared, any
attempted read by bus master ID n terminates with an access error and the read is not performed.
Note: See
for the MPU Master ID list.
3
5
7
MnWE
Bus Master n Write Enable. If set, this flag allows bus master n to perform write operations. If cleared, any attempted
write by bus master n terminates with an access error and the write is not performed.
Note: See
for the MPU Master ID list.
8–25
Reserved
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...