Enhanced Modular Input/Output Subsystem (eMIOS200)
23-10
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
23.3.2.3
eMIOS200 Output Update Disable Register (EMIOS_OUDR)
23.3.2.4
eMIOS200 A Register (EMIOS_CADR[n])
Depending on the mode of operation, internal registers A1 or A2, used for matches and captures, can be
assigned to address EMIOS_CADR[
n
]. A1 and A2 are cleared by reset.
summarizes the
EMIOS_CADR[
n
] writing and reading accesses for all operation modes. For more information see
Section 23.4.1.1, Unified Channel Modes of Operation.
Table 23-5. EMIOS_GFR Field Descriptions
Field
Description
0–31
Fn
FLAG Bits. The EMIOS_GFR is a read-only register that groups the FLAG bits from all channels. These bits are
mirrors of the FLAG bits of each channel register (EMIOS_CSR[n]).
Offset: EMIO 0x0008
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
OU31 OU30 OU29 OU28 OU27 OU26 OU25 OU24 OU23 OU22 OU21 OU20 OU19 OU18 OU17 OU16
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
OU15 OU14 OU13 OU12 OU11 OU10
OU9
OU8
OU7
OU6
OU5
OU4
OU3
OU2
OU1
OU0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 23-4. eMIOS200 Output Update Disable Register (EMIOS_OUDR)
Table 23-6. EMIOS_OUDR Field Descriptions
Field
Description
0–31
OUn
Channel [n] Output Update Disable Bits. When running MC, MCB, or an output mode, values are written to
registers A2 and B2. OUn bits are used to disable transfers from registers A2 to A1 and B2 to B1. Each bit controls
one channel.
0 Transfer enabled. Depending on the operation mode, transfer may occur immediately or in the next period.
Unless stated otherwise, transfer occurs immediately.
1 Transfers disabled.
Offset: UC[n] base a 0x0000
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
A[0:23]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
A[0:23]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 23-5. eMIOS200 A Register (EMIOS_CADR[n])
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...