Enhanced Modular Input/Output Subsystem (eMIOS200)
Freescale Semiconductor
23-47
PXR40 Microcontroller Reference Manual, Rev. 1
Figure 23-43. OPWFMB Mode with Active Output Disable
The output disable has a synchronous operation, meaning that the assertion of the output disable input pin
causes the channel output flip-flop to transition to EDPOL at the next system clock cycle. If the output
disable input is deasserted the output pin transition at the following A1 or B1 match.
it is assumed that the output disable input is enabled and selected for the channel. Refer
Section 23.3.2.7, eMIOS200 Control Register (EMIOS_CCR[n]),
for a description of how the ODIS
and ODISSL bits enable and select the output disable inputs.
The FORCMA and FORCMB bits allow the software to force the output flip-flop to the level
corresponding to a match on comparators A or B, respectively. Similar to a B1 match, FORCMB sets the
internal counter to 0x00_0001. The FLAG bit is not set by the FORCMA or FORCMB bits being asserted.
shows the generation of 100% and 0% duty cycle signals. It is assumed EDPOL = 0 and the
resultant prescaler value is 1. Initially, A1 = 0x00_0008 and B1 = 0x00_0008. In this case, the B1 match
has precedence over the A1 match, thus the output flip-flop is set to the complement of EDPOL bit. This
cycle corresponds to a 100% duty cycle signal. The same output signal can be generated for any A1 value
greater or equal to B1.
Write to B2
Match A1
Match B1
Match B1
Time
Write to A2
Write to A2
Cycle n
Cycle (n + 1)
Cycle (n + 2)
A1 Value
B1 Value
B2 Value
0x000008
0x000002
0x000006
0x000008
0x000001
Internal Counter
0x000004
0x000006
A2 Value
0x000002
0x000004
0x000006
0x000002
0x000004
0x000006
0x000008
0x000006
Output Pin
Due to B1 Match Cycle (n – 1)
FLAG Set Event
Output Disable
FLAG Pin/Register
FLAG Set Event
MODE[6] = 1
EDPOL = 0
Prescaler Ratio = 1
Match A1
Match B1
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...