Enhanced Modular Input/Output Subsystem (eMIOS200)
23-60
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
Figure 23-54. OPWMB Mode with 0% Duty Cycle
shows the operation of the OPWMB mode with the output disable signal asserted. The output
disable forces a transition in the output pin to the EDPOL bit value. After deassertion, the output disable
allows the output pin to transition at the following A1 or B1 match. The output disable does not modify
the flag bit behavior. There is a delay of one system clock between the assertion of the output disable signal
and the transition of the output pin to EDPOL.
1
4
A1 Match Negative Edge
A1 Value
0x000004
A1 Match
Output Pin
Selected
Time
B1 Match
B1 Value
0x000008
Clock
Prescaler
A2 Value
0x000000
0x000000
A1 Match Positive Edge Detection
1
8
FLAG Pin/Register
EDPOL = 0
A1 Match Negative
B1 Match Negative
A1 Match Positive
Edge Detection
Edge Detection
Edge Detection
Cycle n
Cycle (n + 1)
Write to A2
Detection
8
Counter Bus
A1 Match Negative Edge Detection
FLAG Set Event
EDPOL = 0
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...