Deserial Serial Peripheral Interface (DSPI)
25-10
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
Table 25-5. DSPI_MCR Field Descriptions
Field
Description
0
MSTR
Master/Slave Mode Select. The MSTR bit configures the DSPI for either Master Mode or Slave Mode.
0 DSPI is in Slave Mode
1 DSPI is in Master Mode
1
CONT_SCKE
Continuous SCK Enable. The CONT_SCKE bit enables the Serial Communication Clock (SCK) to run
continuously. See
Section 25.4.8, Continuous Serial Communications Clock
, for details.
0 Continuous SCK disabled
1 Continuous SCK enabled
2–3
DCONF[0:1]
DSPI Configuration. The DCONF field selects between the three different configurations of the DSPI.
The values below list the DCONF values for the various configurations.
4
FRZ
Freeze. The FRZ bit enables the DSPI transfers to be stopped on the next frame boundary when the
device enters Debug Mode.
0 Do not stop serial transfers1Stop serial transfers
5
MTFE
Modified Timing Format Enable. The MTFE bit enables a modified transfer format to be used. See
Section 25.4.7.4, Modified SPI/DSI Transfer Format (MTFE = 1, CPHA = 1)
, for more information.
0 Modified SPI transfer format disabled
1 Modified SPI transfer format enabled
6
PCSSE
Peripheral Chip Select Strobe Enable. The PCSSE bit enables the PCS[5]/PCSS to operate as an
PCS Strobe output signal. See
Section 25.4.6.5, Peripheral Chip Select Strobe Enable (PCSS)
, for
more information.
0 PCS[5]/PCSS is used as the Peripheral Chip Select[5] signal
1 PCS[5]/PCSS is used as an active-low PCS Strobe signal
7
ROOE
Receive FIFO Overflow Overwrite Enable. The ROOE bit enables an RX FIFO overflow condition to
either ignore the incoming serial data or to overwrite existing data. If the RX FIFO is full and new data
is received, the data from the transfer that generated the overflow is either ignored or shifted in to the
shift register. If the ROOE bit is asserted, the incoming data is shifted in to the shift register. If the
ROOE bit is negated, the incoming data is ignored. See
Section 25.4.10.6, Receive FIFO Overflow
, for more information.
0 Incoming data is ignored
1 Incoming data is shifted in to the shift register
8–9
Reserved, should be cleared
10–15
PCSISx
Peripheral Chip Select Inactive State. The PCSIS bit determines the inactive state of the PCSx signal.
0 The inactive state of PCSx is low
1 The inactive state of PCSx is high
16
DOZE
Doze Enable. The DOZE bit provides support for externally controlled Doze Mode power-saving
mechanism. See
Section 25.4.11, Power Saving Features
, for details.
DCONF
DSPI Configuration
00
SPI
01
DSI
10
CSI
11
Reserved
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...