58
58
58
58
Note: If the reset condition set by these jumpers is met, the D10 LED diode
will shine and the CPU will be reset.
J1
:
User UART Serial line reset - polarity selection
In the
1-2 position
, the “1” level on the DTR
F
line will cause the CPU reset.
In the
2-3 position
, the “0” level on the DTR
F
line will cause the CPU reset.
If the reset condition set by this jumper is met, the D11 LED diode will shine
and the CPU will be reset.
Note: The User UART DTR
F
line is connected to the User UART reset
logic only if there is a jumper in the 7-8 position on the J23 header.
The
J14, J15
jumpers select one of the two available I
2
C interfaces –CPU’s I
2
C
or FPGA’s one. This way, the selected interface is connected to serial EEPROM
and I
2
C connector as well.
J14: SCL source selection
In the 1-2 position, the FPGA I
2
C interface is selected as the source for the
SCL signal.
In 2-3 position, the CPU’s I
2
C interface is selected.
J15: SDA source selection
In the 1-2 position, the FPGA I
2
C interface is selected as the source for the SDA
signal.
In 2-3 position, the CPU’s I
2
C interface is selected.
J13: WP setting
If short, this jumper pulls down the WP (write protect) pin of the serial
EEPROM.
Note: For the description of the Write protect feature, see the EEPROM
datasheet.
J38: Audio signal source selection
In the 1-2 position, the PPG0 pin of the CPU is selected as input for the
audioamplifier.
In the 2-3 position, the SGO pin of the CPU is selected.
Note: the MB90F543 CPU does not have the SGO (sound generator
output) pin.
User UART serial
line reset jumpers:
I
2
C interface
jumpers:
Audio amplifier
jumpers: