44
CHAPTER 3 CPU
MB89620 series
3.
4
Interrupts
The MB89620 series has 12 interrupt request input corresponding to peripheral
functions. An interrupt level can be set independently.
If an interrupt request output is enabled in the peripheral function, an interrupt request
from a peripheral function is compared with the interrupt level in the interrupt
controller. The CPU performs an interrupt operation according to how the interrupt is
accepted. The CPU wakes up from standby modes, and returns to the interrupt or
normal operation.
n
Interrupt Requests from Peripheral Functions
Table 3.4 lists the interrupt requests corresponding to the peripheral functions. On acceptance
of an interrupt, execution branches to the interrupt processing routine. The contents of interrupt
the vector table address corresponding to the interrupt request specifies the branch destination
address for the interrupt processing routine.
An interrupt processing level can be set for each interrupt request in the interrupt level setting
registers (ILR1, ILR2, ILR3). Three levels are available.
If an interrupt request with the same or lower level occurs during execution of an interrupt
processing routine, the latter interrupt is not normally processed until the current interrupt
processing routine completes. If interrupt requests set with the same level occur simultaneously,
the highest priority is IRQ0.
Table 3.4 Interrupt Request and Interrupt Vector
Interrupt request
Vector table address
Bit names of the
interrupt level setting
register
Priority for
simultaneous
interrupts
Upper
Lower
IRQ0 (External interrupt 0)
FFFA
H
FFFB
H
L01, L00
High
Low
IRQ1 (External interrupt 1)
FFF8
H
FFF9
H
L11, L10
IRQ2 (External interrupt 2)
FFF6
H
FFF7
H
L21, L20
IRQ3 (External interrupt 3)
FFF4
H
FFF5
H
L31, L30
IRQ4 (8-bit PWM timer)
FFF2
H
FFF3
H
L41, L40
IRQ5 (Pulse width count timer)
FFF0
H
FFF1
H
L51, L50
IRQ6 (16-bit timer/counter)
FFEE
H
FFEF
H
L61, L60
IRQ7 (8-bit serial I/O-1)
FFEC
H
FFED
H
L71, L70
IRQ8 (8-bit serial I/O-2)
FFEA
H
FFEB
H
L81, L80
IRQ9 (A/D converter)
FFE8
H
FFE9
H
L91, L90
IRQA (Timebase timer)
FFE6
H
FFE7
H
LA1, LA0
IRQB (Unused)
FFE4
H
FFE5
H
LB1, LB0
Summary of Contents for F2MC-8L MB89620 Series
Page 8: ......
Page 10: ...MB89620 series ...
Page 11: ...vi MB89620 series ...
Page 17: ...xii MB89620 series ...
Page 18: ...xvi MB89620 series ...
Page 30: ...MB89620 series CHAPTER 1 OVERVIEW 9 Memo ...
Page 34: ...MB89620 series CHAPTER 1 OVERVIEW 13 Memo ...
Page 42: ...MB89620 series CHAPTER 1 OVERVIEW 21 Memo ...
Page 49: ...28 CHAPTER 1 OVERVIEW MB89620 series ...
Page 62: ...MB89620 series CHAPTER 3 CPU 41 Memo ...
Page 78: ...MB89620 series CHAPTER 3 CPU 57 Memo ...
Page 82: ...MB89620 series CHAPTER 3 CPU 61 Memo ...
Page 86: ...MB89620 series CHAPTER 3 CPU 65 Memo ...
Page 90: ...MB89620 series CHAPTER 3 CPU 69 Memo ...
Page 96: ...MB89620 series CHAPTER 3 CPU 75 Memo ...
Page 122: ...MB89620 series CHAPTER 4 I O PORTS 101 Memo ...
Page 144: ...MB89620 series CHAPTER 5 TIMEBASE TIMER 123 Memo ...
Page 149: ...128 CHAPTER 5 TIMEBASE TIMER MB89620 series ...
Page 157: ...136 CHAPTER 6 WATCHDOG TIMER MB89620 series ...
Page 174: ...MB89620 series CHAPTER 7 8 BIT PWM TIMER 153 Memo ...
Page 177: ...156 CHAPTER 7 8 BIT PWM TIMER MB89620 series ...
Page 202: ...MB89620 series CHAPTER 9 16 BIT TIMER COUNTER 181 Memo ...
Page 217: ...196 CHAPTER 9 16 BIT TIMER COUNTER MB89620 series ...
Page 220: ...MB89620 series CHAPTER 10 8 BIT SERIAL I O SERIAL I O 1 AND SERIAL I O 2 199 Memo ...
Page 228: ...MB89620 series CHAPTER 10 8 BIT SERIAL I O SERIAL I O 1 AND SERIAL I O 2 207 Memo ...
Page 245: ...224 CHAPTER 10 8 BIT SERIAL I O SERIAL I O 1 AND SERIAL I O 2 MB89620 series ...
Page 266: ...MB89620 series CHAPTER 13 A D CONVERTER 245 13 Memo ...
Page 283: ...262 CHAPTER 13 A D CONVERTER MB89620 series ...
Page 289: ...268 CHAPTER 14 CLOCK MONITOR FUNCTION MB89620 series ...
Page 306: ...MB89620 series APPENDIX 285 APPEND Memo ...
Page 319: ...298 APPENDIX MB89620 series Memo ...
Page 321: ...2 ...
Page 354: ......